Failure-free Coordinator Synthesis for Correct Components Assembly

Paola Inverardi  
University of L'Aquila  
Dip. Informatica  
via Vetoio 1, 67100 L'Aquila, Italy  
inverard@di.univaq.it

Massimo Tivoli  
University of L'Aquila  
Dip. Informatica  
via Vetoio 1, 67100 L'Aquila, Italy  
tivoli@di.univaq.it

ABSTRACT
One of the main challenges in components assembly is related to the ability to predict possible coordination policies of the components interaction behavior by only assuming a limited knowledge of the single components computational behavior. Our answer to this problem is a software architecture based approach in which the software architecture imposed on the coordinating part of the system, allows for detection and recovery of COTS (Commercial-Off-The-Shelf) concurrency conflicts and for the enforcing of coordination policies on the interaction behavior of the components into composed system. Starting from the specification of the system to be assembled and of the coordination policies for the components interaction behavior, we develop a framework which automatically derives the glue code for the set of components in order to obtain a conflict-free and coordination policy-satisfying system.

1. INTRODUCTION
One of the main challenges in components assembly is related to the ability to predict possible coordination policies of the components interaction behavior by only assuming a limited knowledge of the single components computational behavior. Our answer to this problem is a software architecture based approach [15, 14] in which the software architecture imposed on the coordinating part of the system, allows for detection and recovery of COTS (Commercial-Off-The-Shelf) concurrency conflicts and for the enforcing of coordination policies on the interaction behavior of the components into composed system. Building a system from a set of COTS components introduces problems related to their truly black-box nature. Since system developers have no method of looking inside the box, they can only operate on components interaction behavior to enforce coordination policies of the components into assembled system. In this context, the notion of software architecture assumes a key role since it represents the reference skeleton used to compose components and let them interact. In the software architecture domain, the interaction among the components is represented by the notion of software connector [2]. We recall that a software architecture is defined as "the structure of the components of a system, their interrelationships, principles and guidelines governing their design and evolution over time, plus a set of connectors that mediate communication, coordination or cooperation among components." [9].

Our approach is to compose systems by assuming a well defined architectural style [15] in such a way that it is possible to detect and to fix software anomalies. An architectural style is defined as "a set of constraints on a software architecture that identify a class of architectures with similar features" [4]. Moreover we assume that a specification of the desired assembled system is available and that a precise definition of the coordination policies to enforce exists. With these assumptions we are able to develop a framework that automatically derives the assembly code for a set of components so that, if possible, a conflict-free and coordination policy-satisfying system is obtained. The assembly code implements an explicit software connector (i.e. a coordinator) which mediates all interactions among the system components as a new component to be inserted in the composed system. The connector can then be analyzed and modified in such a way that the concurrency conflicts can be avoided and the specified coordination policies can be enforced on the interaction behavior of the others components into assembled system. Moreover the software architecture imposed on the composed system allows for easy replacement of a connector with another one in order to make the whole system flexible with respect to different coordination policies.

In previous works [15, 14] we limited ourselves to only concurrency conflict avoidance by enforcing only one type of coordination policy namely deadlock-free policy. In [13] we have applied the deadlock-free approach in a real scale context, namely the context of COM/DCOM applications. In this paper we generalize the framework by addressing generic coordination policies of the components into assembled system. In other works [17, 16] we have applied the framework we show in this paper to an instance of a typical CSCW (Computer Supported Cooperative Work) application, that is a collaborative writing (CW) system we have designed.

The paper is organized as follows. Sections 2 and 3 introduce
background notions and, by using an explanatory example, summarize the method concerning the synthesis of coordinators that are only deadlock-free, already developed in [15, 14]. Section 3.5 contains the main contribution of the paper and, by continuing the explanatory example, formalizes the conflict-free coordination policy-satisfying connectors synthesis. Section 4 presents related works and Section 5 discusses future work and concludes.

2. BACKGROUND

In this section we provide the background needed to understand the approach formalized in Sections 3 and 3.3.

2.1 The reference architectural style

The architectural style we use, called Connector Based Architecture (CBA), consists of components and connectors which define a notion of top and bottom. The top (bottom) of a component may be connected to the bottom (top) of a single connector. Components can only communicate via connectors. It is disallowed the direct connection between connectors. Components communicate synchronously by passing two types of messages: notifications and requests. A notification is sent downward, while a request is sent upward. A top-domain (bottom-domain) of a component or of a connector is the set of requests sent upward and of received notifications (of received requests received and of notifications sent downward). Connectors are responsible for the routing of messages and they exhibit a strictly sequential input-output behavior. The CBA style is a generic layered style. For the sake of presentation, in this paper we describe our approach for single-layer systems. In [15] we show how to cope with multi-layered systems.

2.2 Configuration formalization

To our purposes we need to formalize two different ways to compose a system. The first one is called Connector Free Architecture (CFA) and is defined as a set of components directly connected in a synchronous way (i.e. without a connector). The second one is called Connector Based Architecture (CBA) and is defined as a set of components directly connected in a synchronous way to one or more connectors. In order to describe components and system behaviors we use CCS [19] (Calculus of Communicating Systems) notation. For the purpose of this paper this is an acceptable assumption. Actually our framework allows to automatically derive these CCS descriptions from "HMSC (High level Message Sequence Charts)" and "bMSC (basic Message Sequence Charts)" [1] specifications of the system to be assembled [21, 16]. This derivation step is performed by applying a suitable version of a translation algorithm from bMSCs and HMSCs to LTS (Labelled Transition Systems) [26]. HMSC and bMSC specifications are common practice in real-scale contexts thus CCS can merely be regarded as an internal to the framework specification language. Since these specifications model finite-state behaviors of a system we will use finite-state CCS:

**Definition 1. Connector Free Architecture (CFA):**

\[\text{CFA} \equiv \{ C_1 \mid C_2 \mid \ldots \mid C_n \} \cup \bigcup_{i=1}^{n} \text{Act}_i, \]  

where for all \( i = 1, \ldots, n \), \( \text{Act}_i \) is the actions set of the CCS process \( C_i \).

**Definition 2. Connector Based Architecture (CBA):**

\[\text{CBA} \equiv \{ C_1[f_1] \mid C_2[f_2] \mid \ldots \mid C_n[f_n] \mid K \} \setminus \bigcup_{i=1}^{n} \text{Act}_i[f_i], \]  

where for all \( i = 1, \ldots, n \), \( \text{Act}_i \) is the actions set of the CCS process \( C_i \).

In Figure 1 we show an example of CFA system and of the corresponding CBA system. The double circled states represent initial states.

![Figure 1: CFA and corresponding CBA](image)

3. APPROACH DESCRIPTION

The problem we want to treat can be informally phrased as follows: given a CFA system \( T \) for a set of black-box interacting components and a set of coordination policies \( P \) automatically derive the corresponding CBA system \( V \) which implements every policy in \( P \).

We are assuming that a specification of the system to be assembled is provided. Referring to Definition 1, we assume that for each component a description of its behavior as finite-state CCS term is provided (i.e. LTS Labelled Transition System) and that for each policy a formulation of the coordination policies specification.

**Figure 2: 3 step method**

The first step builds a connector (i.e. the coordinator) following the CBA style constraints. The second step performs the concurrency conflicts (i.e. deadlocks) detection and recovery process. Finally, the third step performs the enforcing of the specified coordination policies against the conflict-free connector and then synthesizes a coordination policy-satisfying connector. The firsts two steps concern the approach already developed in our precedent works [15, 14]. Instead the third step concerns the extension of the approach to deal with generic coordination policy. From the latter we can derive the code implementing the coordinator component which is by construction correct with respect to the coordination policies specification.

Note that although in principle we could carry on the second and third step together we decided to keep them separate. Actually, the current framework implementation follows this schema.
3.1 First step: Coordinator Synthesis

The first step of our method (see Figure 2) starts with a CFA system and produces the equivalent CBA system. It is worthwhile noticing that this can always be done [15]. We proceed as follows:

i) for each finite-state CCS component specification in the CFA system we derive the corresponding AC-Graph. AC-Graphs model components behavior in terms of interactions with the external environment. AC-Graph carry on information on both labels and states:

**Definition 2. AC-Graph:**

Let \((S_1, L_1, \rightarrow, s_1)\) be a labelled transition system of a component \(C_i\). The corresponding Actual Behavior (AC) Graph \(AC_i\) is a tuple of the form \((N_{AC_i}, LN_{AC_i}, A_{AC_i}, LA_{AC_i}, s_i)\) where \(N_{AC_i} = S_i\) is a set of nodes, \(LN_{AC_i}\) is a set of state labels, \(LA_{AC_i}\) is a set of arc labels with \(\tau \in LA_{AC_i}\), \(A_{AC_i} \subseteq N_{AC_i} \times LA_{AC_i} \times N_{AC_i}\) is a set of arcs and \(s_i\) is the root node.

- We shall write \(\tau \xrightarrow{\alpha} h\), if there is an arc \((g, h, \alpha)\) in \(A_{AC_i}\).
- We shall also write \(\tau \rightarrow h\) meaning that \(\tau \xrightarrow{\alpha} h\) for some \(1 \in LA_{AC_i}\).
- If \(t = l_1 \cdots l_n \in LA_{AC_i}\), then we write \(\tau \xrightarrow{t} h\), if \(\tau \xrightarrow{l_{i_1}} \cdots \xrightarrow{l_{i_k}} h\). We shall also write \(\tau \xrightarrow{t^*} h\) meaning that \(\tau \xrightarrow{t_{i_1}} \cdots \xrightarrow{t_{i_k}} h\) for some \(t \in LA_{AC_i}\).
- We shall write \(\tau \xrightarrow{\sigma} h\), if \(\tau \xrightarrow{t^*} h\) for some \(t \in \tau^* \cdot \tau^*\).

In Figure 3 we show the AC-Graphs of the CFA system of our explanatory example. The double-circled states are the initial states. For the transition labels we use a CCS notation (\(\alpha\) is an input action and \(\pi\) is the corresponding output action).

![Figure 3: AC-Graphs of the example](image)

Now if we consider Definition 2, the environment of a component can only be represented by connectors. EX-Graph represents the behavior that the component expects from the connectors (Figure 5):

**Definition 4. AS-Graph:**

Let \((N_{AS_i}, LN_{AS_i}, A_{AS_i}, LA_{AS_i}, s_i)\) be the AC-Graph \(AC_i\) of a component \(C_i\), then the corresponding AS-Graph \(AS_i\) is \((N_{AS_i}, LN_{AS_i}, A_{AS_i}, LA_{AS_i}, s_i)\) where \(N_{AS_i} = N_{AC_i}\), \(LN_{AS_i} = LN_{AC_i}\), \(A_{AS_i} = LA_{AC_i}\) and \(A_{AS_i} = \{(\nu, \nu') | (\nu, \nu') \in A_{AC_i}\} \cup \{(\nu, \nu') | (\nu, \nu') \in A_{AC_i}\}\)

![Figure 4: AS-Graphs of the example](image)

**Definition 5. EX-Graph:** Let \((N_{EX_i}, LN_{EX_i}, A_{EX_i}, LA_{EX_i}, s_i)\) be the AS-Graph \(AS_i\) of a component \(C_i\); we define the connector EXpected (EX) Graph \(EX_i\) from the component \(C_i\) the graph \((N_{EX_i}, LN_{EX_i}, A_{EX_i}, LA_{EX_i}, s_i)\), where:

- \(N_{EX_i} = N_{AS_i}\) and \(LN_{EX_i} = LN_{AS_i}\)
- \(A_{EX_i}\) and \(LA_{EX_i}\) are empty
- \(\forall (\mu, \alpha, \mu') \in A_{AS_i}, \alpha \neq \tau\)
  - Create a new node \(\mu_{new}\) with a new unique label, add the node to \(N_{EX_i}\), and the unique label to \(LN_{EX_i}\).
  - if \((\mu, \alpha, \mu')\) is such that \(\alpha\) is an input action (i.e. \(\alpha = a\), for some \(a\))
    - * add the labels \(a_i\) and \(\pi\) to \(LA_{EX_i}\)
    - * add \((\mu, \alpha, \mu_{new})\) and \((\mu_{new}, \pi, \mu')\) to \(A_{EX_i}\)
  - if \((\mu, \alpha, \mu')\) is such that \(\alpha\) is an output action (i.e. \(\alpha = \pi\), for some \(a\))
    - * add the labels \(\pi\) and \(a_i\) to \(LA_{EX_i}\)
    - * add \((\mu, \alpha, \mu_{new})\) and \((\mu_{new}, \pi, \mu')\) to \(A_{EX_i}\)
- \(\forall (\mu, \tau, \mu') \in A_{AS_i}\) add \(\tau\) to \(LA_{EX_i}\) and \((\mu, \tau, \mu')\) to \(A_{EX_i}\)

ii) We derive from AC-Graph the requirements on its environment that guarantee concurrency conflict (i.e. deadlock) freedom. Referring to Definition 1, the environment of a component \(C_i\) is represented by the set of components \(C_j\) (\(j \neq i\)) in parallel. A component will not be in conflict with its environment if the environment can always provide the actions it requires for changing state. This is represented as AS-Graphs (Figure 4):

**Figure 5: AS-Graphs of the example**
Known actions are performed on the channel connecting $C_i$ to the connector. This channel is known to $C_i$ connecting other components by a number. Unknown actions are performed on channels identified by the question mark. We derive the connector global behavior through the following EX-Graphs unification algorithm.

Definition 6. EX-Graphs Unification:

- Let $C_1, .., C_n$ be the components in CFA-version of the composed system in such a way that \{C_1, .., C_h\} is the set of null bottom domain components and \{C_{h+1}, .., C_n\} is the set of null top domain components;
- Let $EX_1, .., EX_h, EX_{h+1}, .., EX_n$ be their corresponding EX-Graphs;
- Let $1, .., h, h + 1, .., n$ be their corresponding communication channels;
- Let $S_1, .., S_h, S_{h+1}, .., S_n$ be their corresponding current states.

At the beginning the current states are the initial states.

1. Create the actual behavior graph of the connector, with one node (initial state) and no arcs.
2. Set as current states of the components $EX$-Graphs the respective initial states.
3. Label the connector initial state with an ordered tuple $\text{nodes labels}$ of the form $<S_1, .., S_n>$; $\text{label}$ of the form $\{K_1, b_1, K_1, b_1, K_1, b_1\}$.
4. Perform the following unification procedure:
   (a) Let $g$ be the connector current state. Mark $g$ as visited.
   (b) Let $<S_1, .., S_h, S_{h+1}, .., S_n>$ be the state label of $g$.
   (c) Generate the set $TER$ of action_terms and the set $VAR$ of action_variables so that $t_i \in TER$, if in $EX_i, S_i \Rightarrow S_j$. Similarly $v_j \in VAR$, if $\exists j$ in such a way that in $EX_j, S_j \Rightarrow S_j$.
   (d) For all unifiable pairs $(t_i, v_j)$, with $i \neq j$ do:
      i. if in \{1, .., h\} $j \in \{h + 1, .., n\}$ and they do not already exist then create new nodes (in the connector graph) $g_j, g_j$ with state label $<S_1, .., S_i, S_j, S_{h+1}, .., S_n>$ and $<S_1, .., S_i, S_j, S_{h+1}, .., S_n>$ respectively, where in $AS_i, S_i \Rightarrow S_j$ and in $AS_j, S_j \Rightarrow S_j$;
      ii. if $S_j \in \{1, .., h\}$, $i \in \{h + 1, .., n\}$ and they do not already exist then create new nodes (in the connector graph) $g_i, g_i$ with state label $<S_1, .., S_i, S_j, S_{h+1}, .., S_n>$ and $<S_1, .., S_i, S_j, S_{h+1}, .., S_n>$ respectively, where in $AS_i, S_i \Rightarrow S_j$ and in $AS_j, S_j \Rightarrow S_j$;
      iii. create the arc $(g_i, t_i, g_j)$ in the connector graph;
      iv. mark $g_j$ as visited;
      v. create the arc $(g_j, v_j, g_i)$ in the connector graph.
   (e) Perform recursively this procedure on all not marked (as visited) adjacent nodes of current node.

In Figure 6 we show the connector graph for the example illustrated in this section. The resulting CBA system is built as defined in Definition 2.

In [15] we have proved that the CBA-system obtained by the connector synthesis process is equivalent to the corresponding CFA-system. To do this we have proved that the CFA-system can be simulated by the synthesized CBA-system (correctness of the synthesis) under a suitable notion of "state based" equivalence called CB-Simulation [15]. The starting point of CB-Simulation is the stuttering equivalence [20]. We have also proved that the connector does not introduce in the system any new logic (completeness of the synthesis).

### 3.2 Second step: Concurrency conflicts avoidance

The second step concerns the concurrency conflicts avoidance, which is performed on the CBA system. In [15], we have proved that if a concurrency conflict (i.e. coordination deadlock) is possible, then this results in a precise connector behavior that is detectable by observing the connector graph. To fix this problem it is enough to prune all the finite branches of the connector transition graph. The pruned connector preserves all the correct (with respect to deadlock freeness) behaviors of CFA-system [15]. In Figure 7 we show the concurrency conflict-free connector graph.

---

**Figure 5:** EX-Graphs of the example

**Figure 6:** Connector graph of the example

---

\(\text{By definition, both CFA and CBA systems exhibit only } \tau \text{ transitions.}\)
3.3 Third step: Coordination policies enforcing

In this section we formalize the third step of the method of Figure 2. This step concerns the coordination policy enforcing on the connector graph.

3.4 Generic coordination policies specification

The coordination policies we want to enforce are related to behaviors of the CBA system. The ones that do not support the specified coordination policies represent policies conflicting behaviors of the CBA system. Analogously to concurrency conflicts, we can solve conflicting behaviors of the CBA system that are identifiable with precise behaviors of the synthesized connector. A connector behavior is simply an execution path into connector graph. An execution path is a sequence of state’s transition labels. Thus the coordination policies can be specified in terms of visible actions of each component on communication channel that connects the component to the connector: \( AP = \{ \alpha : \alpha = \ell, \lor \alpha = \bar{\ell}, \ell \in LA_G, \ell \neq \tau, i = 1, \ldots, n \} \) and \( c \) is the identifier of the channel that connects \( C_i \) to the connector.

By referring to the usual model checking approach [6] we specify every coordination policy through a temporal logic formalism. We choose LTL [6] (Linear-time Temporal Logic) as specification language. The above defined set \( AP \) is the set of atomic proposition on which we define the LTL formulas corresponding to the coordination policies. Refer to [6] for the standard LTL syntax and semantics.

3.5 Enforcing a coordination policy

The semantics of a LTL formula is defined with respect to a Kripke structure represented by a Kripke structure \( K \). We consider as the Kripke structure corresponding to the connector graph \( K \) a connector model \( KS_K \) that represents the Kripke structure of \( K \). \( KS_K \) is defined as follows:

**Definition 7. Kripke structure of a connector graph \( K \):**

Let \((N, LN, LA, A, k_1)\) be the connector graph \( K \). We define the Kripke Structure of \( K \), the Kripke structure \( KS_K = (\bar{V}, T; \{k_1\}, \bar{L}) \) where \( V = N, T = A, \bar{L} = 2^\alpha_A \) with \( \bar{L}(k_1) = \{ \alpha : \ell, \ell \in LA_G, \ell \neq \tau, i = 1, \ldots, n \} \). For each \( v \in V \) then \( \bar{L}(v) \) is interpreted as the set of atomic propositions true in state \( v \).

In Figure 8, we show the Kripke structure of \( K \). The node with an incoming little-arrow is the initial state \( k_1 \).

Let \( P \) be the coordination policy specification (i.e. LTL formula), we can translate \( P \) in the corresponding Büchi Automaton [6, 10] \( B_P \):

1. build the automaton that accepts \( L(B_{KS_K}) \cap L(B_P) \); this automaton is defined as \( B_{intersection} = (S \times N, \Delta', \{ < v, s > \}, F \times N) \) where \( \Delta' = \{ < r, q_i > : r, a, r, q_i > \in \Delta \} \) if and only if \( (r, a, r_m) \in \Gamma \) and \( (q_i, a, q_m) \in \Delta \).

2. if \( B_{intersection} \) is not empty return \( B_{intersection}^{K,P} \) as the Büchi Automaton corresponding to the \( P \)-satisfying execution paths of \( K \).
In Figure 10, we show $B_{intersection}^{K,P}$ and conflict-free coordination policy-satisfying connector graph of the explanatory example

Finally our method derives from $B_{intersection}^{K,P}$ the corresponding connector graph. This graph is constructed by considering the only execution paths of $B_{intersection}^{K,P}$ that contain only accepting cycles (see the path made of bold arrows in Figure 10); we define an accepting cycle of $B_{intersection}^{K,P}$ as follow:

**Definition 9. Accepting cycle of $B_{intersection}^{K,P}$:**

Let $B_{intersection}^{K,P} = (S \times N, \Delta', \{<v,s>, F \times N\})$ be the automaton that accepts $L(B_{intersection}^{K,P}) \cap L(B_P)$. We define accepting cycle of $B_{intersection}^{K,P}$ a sequence of states $\gamma = (s_1, s_2, ..., s_n)$ such that $\forall i = 1, ..., n: s_i \in S \times N$; for $1 \leq i \leq n-1$, $(s_i, s_{i+1}) \in \Delta'$ and $(s_n, s_1) \in \Delta'$; and $\exists k = 1, ..., n : k \in F \times N$.

Then, to terminate the construction of the P-satisfying connector graph, the method prunes the possible branches terminating with stop nodes. In Figure 10, we show the conflict-free coordination policy-satisfying connector graph for our explanatory example. By visiting this graph and by exploiting the information stored in its states and transitions we can derive the code that implements the P-satisfying deadlock-free connector (i.e. the coordinator) analogously to what done for deadlock-free connectors [14]. In the following we show the conflict-free policy-satisfying code implementing the methods $a$ and $c$ of the connector component $K$. The implementation refers to Microsoft COM (Component Object Model) components and uses C++ with ATL (Active Template Library) as programming environment. $csObj$ is an instance of the inner COM server corresponding to $C_3$ and encapsulated into connector component $K$.

The connector component $K$ implements the COM interface $IC^3$ of the component $C_3$ by defining a COM class $K$ and by implementing a wrapping mechanism in order to wrap the requests that $C_1$ and $C_2$ perform on component $C_3$. In the following we show fragments of the IDL (Interface Definition Language) definition for $K$, of the K COM library and of the K COM class respectively.

In [18] we prove the correctness of the property enforcing procedure. We prove that the CBA-system based on the property-satisfying deadlock-free connector preserves all the property-satisfying behaviors of the corresponding deadlock-free CFA-system.

4. RELATED WORKS

The architectural approach to correct and automatic connector synthesis presented in this paper is related to a large number of other problems that have been considered by researchers over the past two decades. For the sake of brevity...
we mention below only the works closest to our approach. The most strictly related approaches are in the "scheduler synthesis" research area. In the discrete event domain they appear as "supervisory control" problem [3, 22, 5, 24, 25]. In very general terms, these works can be seen as an instance of a problem similar to the problem treated in our approach. However the application domain of these approaches is sensibly different from the software component domain. Dealing with software components introduces a number of problematic dimensions to the original synthesis problem. There are two main problems with this approach: i) the computational complexity and the state-space explosion and ii) in general the approach is not compositional. The first problem can be avoided by using a logical encoding of the system specification in order to use a more efficient data structure (i.e. BDD (Binary Decision Diagram)) to perform the supervisor synthesis; however the second problem cannot be avoided and only under particular conditions it is possible to synthesize the global complete supervisor by composing modular supervisors. While the state-space explosion is a problem also present in our approach, on the other side we have proved in [15] that our approach is always compositional. It means that if we build the connector for a given set of components and later we add a new component in the resulting system we can extend the already available connector and we must not perform again the entire synthesis process.

Other works that are related to our approach, appear in the model checking of software components context in which CRA (Compositional Reachability Analysis) techniques are largely used [12, 11]. Also these works can be seen as an instance of the general problem formulated in Section 3. They provide an optimistic approach to software components model checking. These approaches suffer the state-space explosion problem. However this problem is raised only in the worst case that may not be the case often in practice. In these approaches the assumptions that represent the weakest environment in which the components satisfy the specified properties are automatically synthesized. However the synthesized environment does not provide a model for the properties satisfying glue code. The synthesized environment may be rather used for runtime monitoring or for components retrieval.

Recently promising formal techniques for the compositional analysis of component based design have been developed [7, 8]. The key of these works is the modular-based reasoning that provides a support for the modular checking of behavioral properties. The goal of these works is quite different from our in fact they are related only to software components interfaces compatibility check. Thus they provide only a check on component-based design level.

5. CONCLUSION AND FUTURE WORKS

In this paper we have described a connector-based architectural approach to component assembly. Our approach focuses on detection and recovery of the assembly behavioral failures. A key role is played by the software architecture structure since it allows all the interactions among components to be explicitly routed through a synthesized connector. We have applied our approach to an example and we have discussed its implications on the actual nature of black-box components. As far as components are concerned we only assumed to have a CCS description of the components behavior. For the purpose of this paper this is an acceptable assumption. However our framework allows to automatically derive these CCS descriptions from specifications that are common practice in real-scale contexts. For behavioral properties we have shown in this paper how to go beyond deadlock. The complexity of the synthesis and analysis algorithm is exponential either in space and time. This value of complexity is obtained by considering the unification process complexity and the size of the data structure used to build the connector graph. At present we are studying better data structures for the connector model in order to reduce their size. By referring to the automata based model checking [6], we are also working to perform on the fly analysis during the connector model building process. Other possible limits of the approach are: i) we completely centralize the connector logic and we provide a strategy for the connector source code derivation step that derives a centralized implementation of the connector component. We do not think this is a real limit because even if we centralize the connector logic we can actually think of deriving a distributed implementation of the connector component; ii) we assume that an HMSC and bMSC specification for the system to be assembled is provided. Although this is reasonable to be expected, it is interesting to investigate testing and inspection techniques to directly derive from a COTS (black-box) component some kind (possibly partial) behavioral specification; iii) we assume also an LTL specification for the behavioral property to be checked. It is interesting to find a more user-friendly property specification; for example by extending the HMSC and bMSC notations to express more complex system’s components interaction behaviors.

Acknowledgements

This work has been partially supported by Progetto MIUR SAHARA.

6. REFERENCES

[1] Itu telecommunication standardisation sector, itu-t recommendation z.120. message sequence charts. (msc’96). Geneva 1996.


